ABSTRACT: We improved a self-aligned emitter etchback technique that requires only a single emitter diffusion and no alignments to form self-aligned, patterned-emitter profiles. Standard commercial screen-printed gridlines mask a plasma-etchback of the emitter. A subsequent PECVD-nitride deposition provides good surface and bulk passivation and an antireflection coating. We used full-size multicrystalline silicon (mc-Si) cells processed in a commercial production line and performed a statistically designed multiparameter experiment to optimize the use of a hydrogenation treatment to increase performance. We obtained an improvement of almost a full percentage point in cell efficiency when the self-aligned emitter etchback was combined with an optimized 3-step PECVD-nitride surface passivation and hydrogenation treatment. We also investigated the inclusion of a plasma-etching process that results in a low-reflectance, textured surface on multicrystalline silicon cells. Preliminary results indicate reflectance can be significantly reduced without etching away the emitter diffusion.

Keywords: Passivation – 1: Silicon-Nitride – 2: Texturisation – 3

1. INTRODUCTION

The purpose of our work is to improve the performance of standard commercial screen-printed solar cells by incorporating high-efficiency design features without incurring a disproportionate increase in process complexity or cost. Our approach uses plasma processing to replace the heavily doped homogenous emitter and non-passivating antireflection coating (ARC) with a high-performance selectively patterned diffusion covered with a passivating ARC. A slight variation of the plasma step can effectively texture even multicrystalline silicon (mc-Si) surfaces to significantly reduce front surface reflectance.

1.1 Passivated, Patterned Emitter

Plasma-enhanced chemical vapor deposition (PECVD) is now recognized as a performance-enhancing technique that can provide both surface passivation and an effective ARC layer [1]. For some solar-grade silicon materials, it has been observed that the PECVD process results in the improvement of bulk minority-carrier diffusion lengths as well, presumably due to bulk defect passivation [2].

In order to gain the full benefit from improved emitter surface passivation on cell performance, it is necessary to tailor the emitter doping profile so that the emitter is lightly doped between the gridlines, but heavily doped under them [3]. This is especially true for screen-printed gridlines, which require very heavy doping beneath them for acceptably low contact resistance. This selectively patterned emitter doping profile has historically been obtained by using expensive photolithographic or screen-printed alignment techniques and multiple high-temperature diffusion steps [3,4].

We have attempted to build on a self-aligned emitter etchback technique described by Spectrolab that requires only a single emitter diffusion and no alignments [5]. Reactive ion etching (RIE) using SF$_6$ etches back the emitter but leaves the gridlines and emitter regions beneath them unetched. This removes the heavily diffused region and any gettered impurities between gridlines while leaving the heavily doped regions under the metal for reduced contact resistance and recombination. This leaves a low-recombination emitter between gridlines that requires good surface passivation for improved cell performance. Therefore, we follow the etchback with a surface-passivating PECVD-nitride layer. The nitride also provides a good ARC and can be combined with plasma-hydrogenation treatments for bulk defect passivation.

1.2 Textured, Low-Reflectance Emitter

Several groups have reported interest in plasma-etching techniques to texture mc-Si cells, because mc-Si cannot benefit sufficiently from the anisotropic etches typically used for single-crystal Si. In contrast to laser or mechanical texturing, plasma-etching textures the entire cell at once, which is necessary for high-throughput. Inomata et al. used Cl$_2$-based RIE on mc-Si to fabricate a 17.1% efficient cell, showing that plasma-texturing does not result in performance-limiting surface damage [6].

We developed a variation of the SF$_6$ emitter etchback process, which results in good surface texturing. Use of SF$_6$ keeps the process compatible with the metal gridlines. This allows the texturing to be done after the metallization step as part of the emitter-etchback process.

2. EXPERIMENTAL PROCEDURE

The textured, self-aligned selective-emitter (SASE) plasma-etchback and passivation process is shown in Figure 1. The SASE concept uses cells that have received standard production-line processing through the printing and firing of the gridlines. Then the cells undergo reactive ion etching (RIE) to first texture and etch away the most heavily-doped part of the emitters in the regions between...
DISCLAIMER

This report was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government nor any agency thereof, nor any of their employees, makes any warranty, express or implied, or assumes any legal liability or responsibility for the accuracy, completeness, or usefulness of any information, apparatus, product, or process disclosed, or represents that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or any agency thereof. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or any agency thereof.
DISCLAIMER

Portions of this document may be illegible electronic image products. Images are produced from the best available original document.
the gridlines, increasing the sheet resistance in these areas to 100 ohms/square.

For emitter etchback, we used a new PlasmaTherm 790 reactor. This is a commercial RF dual parallel-plate reactor operating at 13.56 MHz. This equipment is IC industry-standard, programmable, and capable of being configured in a cluster-tool arrangement for high-throughput. Wafers were etched in pure SF6 at a powers between 15 and 45 W and pressures ranging from 100 to 150 mTorr. Gas flow rates were between 14 and 26 sccm.

For texturization, we performed room-temperature RIE in a Technics, PEII-A parallel-plate reactor. We used mixtures of SF6 with varying amounts of O2. RF power ranged from 50 to 300 W.

Wafers received a silicon-nitride deposition (PECVD-nitride), using conditions similar to those found to be effective for bulk and surface passivation in String Ribbon™ mc-Si [2]. The plasma-nitride depositions were performed using the PECVD chamber of the PlasmaTherm reactor. Reaction gases for nitride deposition were a 5% mixture of silane in helium, nitrogen, and anhydrous ammonia. The optional H-passivation treatment consists of an exposure to a pure ammonia plasma between 300-400°C in the PECVD reactor. We succeeded in finding a set of parameters for rf-power, flow rate, and pressure for the PlasmaTherm, which resulted in better uniformity and less surface damage than obtained with the Vacutec. The best result reduced uniformity variation from 10% to 2% and reduced J_{sc} from 270 to 225 fA/cm² on 100 Ωsq. emitters.

3. EXPERIMENTAL RESULTS

3.1 Emitter-Etchback Studies

The key to the success of the SASE process lies in finding an etching technique that results in uniform emitter etchback while avoiding both gridline and silicon surface damage. We investigated Si etch rates and uniformity for various RIE parameters using the PlasmaTherm reactor and compared them with those obtained using an older but similar Vacutec reactor, which produced SASE cells with half a percent higher efficiency than control cells [7]. Uniformity was monitored by measuring emitter sheet resistance over the full 130-cm² area of commercial wafers after the etchback. Surface damage was monitored by measuring the emitter saturation current density (J_{sc}) on high-resistivity float-zone wafers after passivation with a PECVD-nitride film [8].

We succeeded in finding a set of parameters for rf-power, flow rate, and pressure for the PlasmaTherm, which resulted in better uniformity and less surface damage than obtained with the Vacutec. The best result reduced uniformity variation from 10% to 2% and reduced J_{sc} from 270 to 225 fA/cm² on 100 Ωsq. emitters.

3.2 Emitter-Passivation Studies

Our previous work with the Vacutec showed that we were able to obtain lower J_{sc} values and better surface passivation using a 3-step nitride deposition process compared to a single continuous deposition [7]. The 3-step process starts with deposition of a thin layer of nitride to protect the Si surface, followed by exposure to a NH3-plasma, and finally the deposition of the remaining nitride required to attain the correct thickness for ARC purposes.

Comparison using the PlasmaTherm also showed better passivation using the 3-step process. We conducted a statistically designed multifactor experiment to find the 3-step parameters that would minimize J_{sc} on float zone wafers using our previous response surface methodology [7,8]. The results of a quadratic interaction experiment are shown in Fig. 2.

Figure 1. Process sequence for textured, self-aligned selective-emitter cells. The emitter etchback can be done after texturization to remove any surface damage the texturing may cause.

<table>
<thead>
<tr>
<th>Silicon Substrate</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Heavy phosphorus diffusion – good for gettering.</td>
</tr>
<tr>
<td>Gridline n++</td>
</tr>
</tbody>
</table>

| 2. Apply front grid – standard commercial metallization. |
| n+ |

| PECVD nitride |

| 4. PECVD film for surface passivation and ARC, includes NH3-plasma for improved surface and bulk passivation – same reactor for low cost. |

Figure 2. Contour plot showing response of J_{sc} to the power (W) and pressure (mT) during NH3-treatment with a protective-nitride thickness of 10 nm. J_{sc} ranges from 216 in the lower left corner to a minimum of 161 fA/cm² near the upper right corner. The duration of the NH3 hydrogenation was 20 minutes.
3.3 SASE cell processing

We used the parameters that produced minimum $J_{sc}$ on 130-cm$^2$ cells processed up through gridline firing on the Solarex production line. We investigated whether shorter NH$_3$-treatments would retain the benefits of surface passivation. Results of IV testing are shown in Table I.

Table I: Six SASE sequences were applied to 12 Solarex mc-Si cells (2 cells/sequence) using matched material from the same ingot as the controls. Illuminated cell IV data ± standard deviation are shown normalized to a constant transmittance to account for the additional 1.1% spectral-weighted absorbance in the nitride [11].

<table>
<thead>
<tr>
<th>Eff. (%)</th>
<th>$J_{sc}$ (mA/cm$^2$)</th>
<th>$V_{oc}$ (mV)</th>
<th>FF (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>90 sec. RIE, 1-step SiN, FGA</td>
<td>12.3±0.4</td>
<td>30.5±0.0</td>
<td>565±4</td>
</tr>
<tr>
<td>90 sec. RIE, 3-step SiN, 5 min NH$_3$, FGA</td>
<td>12.9±0.1</td>
<td>30.6±0.1</td>
<td>573±1</td>
</tr>
<tr>
<td>90 sec. RIE, 3-step SiN, 10 min NH$_3$, FGA</td>
<td>12.4±0.0</td>
<td>30.3±0.0</td>
<td>570±0</td>
</tr>
<tr>
<td>150 sec. RIE, 1-step SiN, FGA</td>
<td>12.1±0.5</td>
<td>30.1±0.0</td>
<td>562±7</td>
</tr>
<tr>
<td>150 sec. RIE, 3-step SiN, 5 min NH$_3$, FGA</td>
<td>12.9±0.2</td>
<td>30.4±0.3</td>
<td>576±4</td>
</tr>
<tr>
<td>150 sec. RIE, 3-step SiN, 10 min NH$_3$, FGA</td>
<td>13.2±0.2</td>
<td>30.4±0.0</td>
<td>577±2</td>
</tr>
<tr>
<td>Control Cells: No emitter etchback, TiO$_2$ ARC</td>
<td>12.6±0.0</td>
<td>30.2±0.1</td>
<td>569±0</td>
</tr>
</tbody>
</table>

The first three groups of cells were not etched back sufficiently, because the etch duration did not account for etching through a thermal oxide that grew on the cells during gridline firing. These cells do not show consistent improvement over the controls.

The second three groups used a longer 150-second RIE-etch that removed the thermal oxide and then etched the emitters from their starting sheet resistance of 50 Ω/sq. to 100 Ω/sq. The 1-step cells show a drop in performance compared to the controls, in agreement with our results that showed poorer passivation by a 1-step nitride. Once the emitter is etched back to 100 Ω/sq., it requires excellent surface passivation to avoid excess surface recombination.

The SASE cells have consistently higher $J_{sc}$ than the controls, because now the increased IQE due to passivation is not lost due to excessive parasitic absorption. The cells that received 10 minutes of NH$_3$-hydrogenation performed the best, exceeding the controls by almost a full percentage point due to the large improvement in $V_{oc}$. However, improvement in $V_{oc}$ is reduced for the cells that received a 20-minute NH$_3$-exposure. These cells also suffered a loss in fill factor due to an increase in diode ideality factor.

3.4 RIE-textured cells

We developed an RIE process that uses SF$_6$/O$_2$ mixtures to produce a randomly textured surface on c-Si. Figure 4 shows an SEM of an RIE-textured sample with less than 0.5% spectral reflectance at all wavelengths.
About 6.0 μm of Si was removed from the surface shown in Fig. 4. This process could be applied to the wafers before emitter diffusion, when removal of a few micrometers of Si would not be an issue. The SASE process could then be applied after gridline firing as usual.

We developed a second process that could be applied after emitter diffusion since it removes only 0.1 μm from the surface, increasing the emitter sheet resistance to about 60 Ω/sq. This process requires the Si surface to be prepared in a simple manner using low-cost, low-temperature techniques. An SEM of such a textured surface prepared in this manner near a cleaved wafer edge is shown in Figure 5.

Figure 5: Textured Si surface with 0.1 μm feature sizes.

This second process was applied to single-crystal wafers with three different surface preparation conditions. Specular reflectance curves of the three resulting textures are compared to that of bare Si in Fig. 6.

Figure 6: Specular reflectance of samples with three different surface preparation conditions. The reflectance of the textured samples has been reduced by a factor of 2.2, 4.4, and 24, respectively.

We applied this second process to full-size mc-Si wafers with gridlines using preparation conditions 1 and 2. These cells are currently in process at Solarex and could provide an increase of up to a full percentage point in efficiency due to reflectance reduction alone.

4. CONCLUSIONS

The SASE process has been improved using statistical experiments, more complete emitter etchback, and lower absorptance nitride films to achieve nearly a full percentage point efficiency increase over the standard production line process. The use of an optimum-duration, ammonia-plasma hydrogenation treatment is crucial to the increased performance. In addition, plasma texturing has been shown to reduce reflectance significantly while removing only the heavily diffused portion of the emitter region. As a result, texturing could be included as part of the emitter etchback process.

5. ACKNOWLEDGMENTS

The authors would like to thank B.L. Silva and R.N. Stokes for much of the cell processing, and gratefully acknowledge B.R. Hansen for the cell measurements.

REFERENCES