Polysilicon TFT Fabrication on Plastic Substrates

P. G. Carey, P. M. Smith, P. Wickboldt,
M. O. Thompson, T. W. Sigmon

This paper was prepared for submittal to the
1997 International Display Research Conference
Toronto, Canada
September 13-16, 1997

August 6, 1997

This is a preprint of a paper intended for publication in a journal or proceedings. Since changes may be made before publication, this preprint is made available with the understanding that it will not be cited or reproduced without the permission of the author.
DISCLAIMER

This document was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government nor the University of California nor any of their employees, makes any warranty, express or implied, or assumes any legal liability or responsibility for the accuracy, completeness, or usefulness of any information, apparatus, product, or process disclosed, or represents that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise, does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or the University of California. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or the University of California, and shall not be used for advertising or product endorsement purposes.
POLYSILICON TFT FABRICATION ON PLASTIC SUBSTRATES
Paul G. Carey, Patrick M. Smith, Paul Wickboldt, Michael O. Thompson+, and Thomas W. Sigmon

Lawrence Livermore National Laboratory, 7000 East Ave., L-271, Livermore, CA 94551
†permanent address: Dept. of MS&E, Bard Hall, Cornell University, Ithaca, NY 14853

Abstract
Processing techniques utilizing low temperature depositions and pulsed lasers allow the fabrication of polysilicon thin film transistors (TFT's) on plastic substrates. By limiting the silicon, SiO₂, and aluminum deposition temperatures to 100°C, and by using pulsed laser crystallization and doping of the silicon, we have demonstrated functioning polysilicon TFT's fabricated on polyester substrates with channel mobilities of up to 7.5 cm²/V-sec and ION/IOFF current ratios of up to 1x10⁶.

I. Introduction
The low cost and excellent durability of plastic displays will dramatically increase the range of both military and consumer products into which displays will be incorporated. The weight and power requirements of portable electronics such as communications and computing equipment is significantly reduced by using reflective plastic displays. However, constructing an AMLCD on plastic has not been feasible using standard processing techniques, due to the temperature limitations required for commonly available plastics. For example, present day a-Si TFT processes call for 300°C SiN and 225°C to 250°C a-Si deposition steps, with poly-Si processes requiring even higher temperatures (400°C to 600°C).

Plastic substrates are desirable for displays because they are flexible, lighter, and less expensive than glass substrates. Glass displays of increasingly larger area have become extremely difficult to manufacture due to weight, breakage, and the stringent plate separation tolerances required for conventional AMLCD’s. Plastic sheets are ideal substrates for low-cost, low-power reflective displays based on polymer-dispersed (PDLC) liquid crystal materials, which can be applied to large areas using simple spray or roll-coating processes.

We have developed a low-temperature low-thermal budget Si thin film transistor fabrication process that allows TFT's to be made on plastic substrates using processing temperatures less than or equal to 100°C. The fabrication process relies on excimer laser crystallization and doping techniques pioneered by our group at LLNL. The short laser pulse (~35ns) melts, dopes and recrystallizes the Si layer of the TFT in less than 100 ns, well before the underlying substrate can be heated. Thus the substrate remains at moderate temperatures while an initially poor quality a-Si film is crystallized and doped. We have exploited this low thermal budget process to produce poly-Si TFT's on plastic substrates that are unable to withstand sustained processing temperatures above 100°C.

Laser doping is clearly an enabling technology for producing Si TFT’s on plastic due to its extremely low thermal budget. This technology may enable the manufacture of paper thin AMLCD's on low-cost, flexible substrates for use in hand held electronic applications.

II. Experimental
IIa. Device Fabrication
The substrate material is 175 μm thick polyethyleneterephthalate (polyester), chosen for its low cost, high optical transmission (~80%), and widespread availability. This substrate material poses severe temperature constraints on the processing because it is unable to withstand sustained temperatures
higher than 120°C. We have therefore limited our temperatures to less than or equal to 100°C in order to minimize shrinkage and allow alignment of multiple photolithography steps. Processing is performed on 4-inch (100 mm) diameter polyester wafers cut from rolls 24-inches wide.

Cross sections of our TFT device structure at various stages of fabrication are shown in Fig. 1 (a)-(c). This simple Al top gate device is ideally suited to laser crystallization and doping, requiring only 4 photolithography steps. The process begins with a 100°C plasma enhanced chemical vapor deposition (PECVD) step to deposit an oxide and an amorphous silicon (a-Si) layer. The silicon layer is then crystallized using the laser process described below. The bottom oxide serves as a thermal barrier between the a-Si and the polyester during laser processing. After this laser crystallization step, the device stack is completed by PECVD deposition of a gate oxide followed by Al sputtering to form the gate (see Fig. 1(a)).

The gate stack is patterned using standard silicon integrated circuit photolithographic and etching techniques modified for compatibility with plastic substrates. The TFT source and drain regions are doped using a second pulsed excimer laser processing step, Gas Immersion Laser Doping (GILD), a process developed at Stanford University and LLNL [1]. The top aluminum gate shields the TFT channel region as shown in Fig. 1(b).

The TFT device islands are then defined by plasma etching of the silicon, and an oxide contact isolation layer is deposited using 100°C PECVD. Source and drain contact holes are etched in the oxide, and the device is completed by depositing, patterning, and etching the Al interconnect metallization layer (see Fig. 1(c)).

IIb. Laser Processing

The laser crystallization step has been studied by many groups and is used to create polycrystalline silicon at low substrate temperatures from a-Si deposited either by PECVD or low pressure chemical vapor deposition (LPCVD) (see, for example [2],[3],[4], or [5]). We use a XeCl pulsed excimer laser (λ=308 nm) with a temporal pulse length of 35 ns and a maximum repetition rate of 25 Hz to irradiate the a-Si. Our laser beam size can vary from 2x2 to 11x11 mm² at the wafer surface. Since PECVD deposited a-Si has a high hydrogen concentration (our 100°C deposited silicon has about 15% as determined by RBS measurements), multiple laser scans are used with increasing fluence for each scan (similar to the work by Mei et al. [6]). Low laser energy fluences promote hydrogen evolution from the a-Si layer, while higher fluences melt and crystallize the surface region and dehydrogenate the underlying region. The final melt depth and polysilicon grain size depend on the particular laser conditions and silicon layer thickness used. The laser system has been automated to facilitate laser scanning at multiple pulses and energies. For our wafers the typical laser
energy fluences range from 100 to 350 mJ/cm² and from 3 to 15 pulses at each energy. At least 3 energy fluences are used for the dehydrogenation and polysilicon formation.

Melting and crystallization of the silicon for each laser pulse is so rapid (<100 ns) that the plastic substrate remains at relatively low temperatures throughout the process. In Fig. 2 we show a thermal simulation of the heating in each layer of a silicon/oxide coated plastic substrate during the excimer laser crystallization process. This simulation uses a relatively high energy fluence of 350 mJ/cm² and confirms our experimental results that the plastic is undamaged by showing that the heating of the underlying polyester to above its softening point occurs for only a few tens of microseconds. The surface of the silicon region is above the melting point for poly-Si (1410°C), but the underlying barrier oxide protects the plastic and prevents it from seeing the extreme surface temperature. The extremely small thermal budget of this laser process thus prevents damage to the polyester.

Laser doping is performed in the same apparatus as the crystallization step except for the addition of a doping ambient. The GILD process accomplishes doping by melting the surface of the silicon in the presence of a doping gas ambient such as BF₃ (for p-type) or PF₅ (for n-type). Each laser pulse drives more dopant into the melted laser. Repeated melting of each wafer location by about doping 50 pulses creates low sheet resistance polysilicon. This technique is ideally suited for making low sheet resistance silicon on plastic substrates, and we have obtained values down to 500Ω/µ on polyester.

III. Results and Discussion

The TFTs fabricated using this process show transistor behavior with $I_{on}/I_{off}$ current ratios greater than $10^6$ as shown in Fig. 3. This

![Fig. 2](image)

**Fig. 2** - Simulation of the TFT source/drain region thermal history during the laser doping process. The curves match the layers shown in the inset. The XeCl excimer laser pulse intensity units are arbitrary.

![Fig. 3](image)

**Fig. 3** - Current-Voltage characteristics of a poly-Si TFT fabricated at $T_{max} = 100°C$ on polyester.
I_{ON}/I_{OFF} ratio is acceptable for pixel transistors in small display applications.

A summary of the TFT electrical parameters is given in TABLE I. These parameters compare favorably with the work presented in [7] where higher performance TFT’s were made at substrate temperatures of T=250°C on polyimide and T=200°C on polyethersulfone using pulsed excimer laser crystallization and dopant activation.

TABLE I: A summary of the poly-Si TFT (W/L=20/10 μm) on plastic device performance.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{ON}/I_{OFF}</td>
<td>&gt;10^6</td>
</tr>
<tr>
<td>I_{ON}</td>
<td>&gt;100μA</td>
</tr>
<tr>
<td>I_{OFF}</td>
<td>&lt;100pA</td>
</tr>
<tr>
<td>V_{TH}</td>
<td>~8V</td>
</tr>
<tr>
<td>μ_{EFF}</td>
<td>&gt;7.5 cm²/V-sec</td>
</tr>
<tr>
<td>R_{SHEET S/D}</td>
<td>&lt;1 kΩ/μm</td>
</tr>
<tr>
<td>R_{CONTACT}</td>
<td>&lt;1x10⁴ Ω-cm²</td>
</tr>
</tbody>
</table>

To date the device performance is adequate for small display applications despite the lack of a rehydrogenation step or higher temperature anneal. Process limitations imposed by the 100°C maximum temperature do not appear to significantly affect the source/drain sheet resistance values because the doping is accomplished by laser doping. Values below 1kΩ/μm are achieved. However, the TFT’s and aluminum to silicon contacts would most likely improve with a higher temperature anneal. Further improvement in the gate oxide dielectric deposition at ≤100°C would also improve the TFT performance.

IV. Summary

We report functioning polysilicon channel TFT’s fabricated on polyester substrates at a maximum temperature of 100°C. This process features pulsed laser crystallization and doping of the silicon layer and low temperature deposition of the silicon, SiO₂, and aluminum layers. These TFT’s exhibit channel mobilities up to 7.5 cm²/V-sec and I_{ON}/I_{OFF} current ratios up to 1x10⁶.

V. Acknowledgements

This work is funded by DARPA HDS (B. Gnade) and is performed under the auspices of the U.S. Department of Energy at Lawrence Livermore National Laboratory under Contract No. W-7405-ENG-48.

References


