Effect of Temperature on GaGdO/GaN Metal Oxide

Semiconductor Field Effect Transistors

F. Ren, M. Hong*, S. J. Pearton#, C. R. Abernathy#, J. R. Lothian*, S. N. G. Chu*, M. A. Marcus*, M. J. Schurman**, and A. Baca*
Dept. of Chemical Engineering, University of Florida, Gainesville, FL 32606
*Bell Laboratories, Lucent Technologies, Murray Hill, NJ 07974
**EMCORE Inc., Somerset, NJ 07061
#Sandia National Laboratories, Albuquerque, NM 87185
*Dept. of Materials Science and Engineering, University of Florida, Gainesville, FL 32606

ABSTRACT

Ga$_2$O$_3$(Gd$_2$O$_3$) was deposited on GaN for use as a gate dielectric in order to fabricate a depletion metal oxide semiconductor field effect transistor (MOSFET). This is the first demonstration of such a device in the III-Nitride system. Analysis of the effect of temperature on the device shows that gate leakage is significantly reduced at elevated temperature relative to a conventional metal semiconductor field effect transistor (MESFET) fabricated on the same GaN layer. MOSFET device operation in fact improved upon heating to 400°C. Modeling of the effect of temperature on contact resistance suggests that the improvement is due to a reduction in the parasitic resistances present in the device.
DISCLAIMER

This report was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government nor any agency thereof, nor any of their employees, make any warranty, express or implied, or assumes any legal liability or responsibility for the accuracy, completeness, or usefulness of any information, apparatus, product, or process disclosed, or represents that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or any agency thereof. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or any agency thereof.
DISCLAIMER

Portions of this document may be illegible in electronic image products. Images are produced from the best available original document.
A number of GaN field effect transistors (FETs) and AlGaN/GaN heterostructure FETs have been reported showing excellent device breakdown characteristics\(^1\). To date however all show evidence of performance degradation due to the presence of high parasitic resistances.\(^4\) The conventional low resistance \(n^+\)-cap layer structure used to reduce parasitic resistances in GaAs technology is generally not applied in nitride devices as it is difficult to perform the gate recess step. This is due to the high chemical stability of GaN which makes wet etching very difficult except at high temperatures or under optical stimulation.\(^{12,13}\) and the drawbacks of dry etching for pattern transfer, which often results in ion bombardment induced damage. This damage then causes a low gate breakdown voltage.\(^{14}\)

These problems can be overcome by using a metal oxide semiconductor FET (MOSFET) approach of the type recently reported for GaAs and InGaAs. In the \(\text{Ga}_2\text{O}_3(\text{Gd}_2\text{O}_3)/\text{GaAs}\) MOSFET, the oxide films were deposited on GaAs using e-beam evaporation from a single crystal of \(\text{Ga}_2\text{O}_3(\text{Gd}_2\text{O}_3)\) in an MBE chamber. Using this approach, a mid-gap surface state density of \(2 \times 10^{10} \text{ cm}^{-2}\text{eV}^{-1}\) was obtained.\(^{15}\) As a result, both \(n\)- and \(p\)-type enhancement mode MOSFETs could be demonstrated.\(^{16,17}\) In this study, a similar approach has been applied to fabrication of \(\text{Ga}_2\text{O}_3(\text{Gd}_2\text{O}_3)/\text{GaN}\) devices resulting in the demonstration of the first GaN MOSFET. The effect of temperature on this device has also been investigated and compared with that of a conventional metal semiconductor FET (MESFET).

The GaN layer structure was grown on \(c\)-\(\text{Al}_2\text{O}_3\) substrates prepared initially by HCl/HNO\(_3\)/H\(_2\)O cleaning and an in-situ H\(_2\) bake at 1070°C. A GaN buffer \(<300\text{Å}\) thick was grown at 500°C using trimethylgallium and ammonia and crystallized by ramping the temperature to 1040°C. The same precursors were used again to grow \(\geq 3 \mu\text{m}\) of undoped GaN (\(n < 10^{16} \text{ cm}^{-3}\)) and an \(\sim8000\text{Å}\) Si-doped (\(n = 3 \times 10^{17} \text{ cm}^{-3}\)) active layer.\(^{18}\) An oxide deposition technique similar to that previously reported for GaAs MOSFET formation was employed in this study as well. The sample was loaded into a solid source MBE chamber and the GaN native oxides were thermally desorbed at a temperature of 600°C. After oxide desorption, the wafer was transferred
under vacuum into a second chamber and the oxide was deposited onto the GaN using e-beam evaporation from a single crystal Ga$_2$O$_3$(Gd$_2$O$_3$) source at a substrate temperature of 550°C. The dielectric thickness and interface roughness were measured with X-ray reflectivity. Device isolation was achieved with Cl$_2$/Ar dry etching in a Plasma Therm ICP system. Ti/Al/Pt/Au and Pt/Ti/Pt/Au were used as ohmic and gate contacts, respectively.

In order to investigate the MOS-gate breakdown voltage and the breakdown field distribution between the gate oxide and the GaN, a depletion-mode GaN MOSFET was fabricated. The oxide thickness was ~200Å. X-ray reflectivity was used to study the interfaces between the oxide and the GaN and between the oxide and the metal. Both interfaces were determined to be extremely smooth, as illustrated in Figure 1. The slope of the x-ray reflectivity curve at different x-ray incident angles can determine the roughness of the Ga$_2$O$_3$(Gd$_2$O$_3$)/GaN interface, as well as the air/Ga$_2$O$_3$(Gd$_2$O$_3$) interface. Also, the oxide thickness can be determined from the width of the x-ray reflectivity oscillation period. From Figure 1, the root mean square roughness of the Ga$_2$O$_3$(Gd$_2$O$_3$)/GaN and air/Ga$_2$O$_3$(Gd$_2$O$_3$) interfaces were estimated to be 3Å and 10Å, respectively. This atomic level (3Å) smoothness for the Ga$_2$O$_3$(Gd$_2$O$_3$)/GaN interface should provide a high carrier mobility and the smoothness of both interfaces should prevent localized high breakdown fields.

From C-V measurement, the dielectric constant was determined to be ~14.6, which is much higher than that of GaN at ~9. The breakdown field distribution is proportional to the ratio of dielectric constants of gate oxide and semiconductor. In this material system, the breakdown field distribution between GaN and Ga$_2$O$_3$(Gd$_2$O$_3$) is 1 to 0.62. Therefore, the gate breakdown voltage of the MOSFET should be higher than for the Schottky gate. This improved breakdown has in fact been observed in our D-MOSFET where a MOS-gate voltage of > 35V was demonstrated as compared to the 16V of the Pt Schottky gate on the same GaN epi-layer. Figure 2 shows the drain I-V characteristics of a 1 x 50 μm$^2$ gate dimension GaN MOSFET. This is the first demonstration of a GaN MOSFET. The device shows an extrinsic transconductance of 5 mS/mm.
parasitic resistance in the low drain bias region is a result of the ohmic contact not yet being alloyed. Figure 2 also shows the device in operation at 400°C where the parasitic resistance in the low drain bias region appears to be reduced significantly. The effect of temperature on the gate diode (dia.=500 μm) characteristics was also investigated. As expected, the Pt Schottky gate diode began to exhibit significant gate leakage current at around 100°C while the oxide gate still maintained fairly low gate leakage current even up to 200°C (Figure 3).

In order to explain the reduction in parasitic resistance at elevated temperature, the effect of measurement temperature on resistance was studied in more detail. Au/Ti metallization was used to form n-type ohmic contacts on n-GaN. It was found that the sheet resistance increased as the measurement chuck temperature was elevated. This is due to the reduction in the electron mobility by phonon scattering. However, the specific contact resistivity decreased initially as the chuck temperature increased, and reached a minimum at around 250°C. As the chuck temperature reached 300°C, the resistivity then increased.

A model was developed to explain this behavior. Total specific contact resistivity, R, is the sum of the ohmic contact metallization resistance, R_m, and the contact resistance between the ohmic metal and the GaN, R_c.

\[ R = R_c + R_m \]

For the thermionic emission case:

\[ R_c = \frac{K}{(\alpha* T)} \exp\left(\frac{q\Phi_B}{kT}\right) \]

where K is the Boltzmann constant, \(\alpha\) is the Richardson constant, T is the absolute temperature, q is the magnitude of the electrical charge, and \(\Phi_B\) is the Schottky barrier height. The metal resistance can be expressed as

\[ R_m = AT^3 \]

where A is a constant. As the sample temperature is increased initially, the thermionic emission current increases, therefore the specific contact resistivity is reduced. However, as the sample
temperature is further increased, the resistance from the metallization increases and becomes the dominant component thus causing an increase in the total resistance. As shown in Figure 4, if we plot RT verses 1/T, a linear region is obtained in the low temperature region (<200°C). The current transport is dominated by the thermionic emission and the resistance is governed by the metal resistance at higher temperature (>250°C). From the proposed model and curve fitting, the $\Phi_B$ of the Ti/Au contact on n-GaN is estimated around 0.3 eV. This is within the range of past reports, i.e. 0.2 – 0.6 eV.\textsuperscript{22-25}

In summary, a $\text{Ga}_2\text{O}_3$($\text{Gd}_2\text{O}_3$)/GaN depletion mode MOSFET was fabricated for the first time. Analysis of the effect of temperature on the device shows that gate leakage is significantly reduced at elevated temperature relative to a conventional MESFET fabricated on the same GaN layer. The MOSFET I-V characteristics in fact improved upon heating to 400°C. Modeling of the effect of temperature on contact resistance suggests that the improvement is due to a reduction in the parasitic resistances present in the device.

The authors gratefully acknowledge the U. S. Office of Naval Research under Contract No. N00014-98-1-0204, and DARPA/EPRI under contract MDA972-98-1-0006 for support of this work. Sandia is a multiprogram laboratory operated by Sandia Corporation, a Lockheed-Martin Company, for the U. S. Department of Energy under Contract DEAC04-95AL85000.
References


Figure Captions

Figure 1. X-ray reflectivity spectrum of the dielectric/GaN interface in the D-mode device.

Figure 2. Drain I-V characteristics of a GaN MOSFET (top) measured at room temperature and (bottom) measured at 400°C.

Figure 3. Gate forward characteristics as a function of measurement temperature for (top) Pt/GaN Schottky and (bottom) Pt/Ga$_2$O$_3$(Gd$_2$O$_3$)/GaN.

Figure 4. Total specific contact resistivity, $R$, multiplied by the measurement temperature, $T$, as a function of $1/T$. 
G₃O₅(GdO₅)/GaN

Reflectivity

Angle (Degree)
n-GaN/Ti/Au
Annealed at 450°C

$R \times T$ (ohm-cm)

$\frac{1}{T}$

$\mathcal{E} \propto K_T$